完整後設資料紀錄
| DC 欄位 | 值 | 語言 |
|---|---|---|
| dc.contributor.author | Sheng, D. | en_US |
| dc.contributor.author | Chung, C. -C. | en_US |
| dc.contributor.author | Lee, C. -Y. | en_US |
| dc.date.accessioned | 2014-12-08T15:07:16Z | - |
| dc.date.available | 2014-12-08T15:07:16Z | - |
| dc.date.issued | 2010-03-04 | en_US |
| dc.identifier.issn | 0013-5194 | en_US |
| dc.identifier.uri | http://dx.doi.org/10.1049/el.2010.3047 | en_US |
| dc.identifier.uri | http://hdl.handle.net/11536/5734 | - |
| dc.description.abstract | A wide duty cycle range and small static phase error synchronous mirror delay (SMD) for system-on-chip (SoC) applications is presented. The conventional SMD accepts only the pulsed clock signal and has large static phase error. The proposed SMD uses the edge-trigger mirror delay cell to enlarge the input duty cycle range and the blocking edge-trigger scheme to ensure functionality and performance. Moreover, phase error can be reduced by the proposed delay-matching structure and fine-tuning delay line with a high-resolution delay cell. Simulation results of SMD show that the input clock duty cycle range is from 20 to 80% and the worst static phase error under different process, voltage, and temperature conditions can achieve 18 ps at 400 MHz. | en_US |
| dc.language.iso | en_US | en_US |
| dc.title | Wide duty cycle range synchronous mirror delay designs | en_US |
| dc.type | Article | en_US |
| dc.identifier.doi | 10.1049/el.2010.3047 | en_US |
| dc.identifier.journal | ELECTRONICS LETTERS | en_US |
| dc.citation.volume | 46 | en_US |
| dc.citation.issue | 5 | en_US |
| dc.citation.spage | 338 | en_US |
| dc.citation.epage | U4857 | en_US |
| dc.contributor.department | 電機工程學系 | zh_TW |
| dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
| dc.identifier.wosnumber | WOS:000275830400016 | - |
| dc.citation.woscount | 0 | - |
| 顯示於類別: | 期刊論文 | |

