完整後設資料紀錄
DC 欄位語言
dc.contributor.authorSheng, D.en_US
dc.contributor.authorChung, C. -C.en_US
dc.contributor.authorLee, C. -Y.en_US
dc.date.accessioned2014-12-08T15:07:16Z-
dc.date.available2014-12-08T15:07:16Z-
dc.date.issued2010-03-04en_US
dc.identifier.issn0013-5194en_US
dc.identifier.urihttp://dx.doi.org/10.1049/el.2010.3047en_US
dc.identifier.urihttp://hdl.handle.net/11536/5734-
dc.description.abstractA wide duty cycle range and small static phase error synchronous mirror delay (SMD) for system-on-chip (SoC) applications is presented. The conventional SMD accepts only the pulsed clock signal and has large static phase error. The proposed SMD uses the edge-trigger mirror delay cell to enlarge the input duty cycle range and the blocking edge-trigger scheme to ensure functionality and performance. Moreover, phase error can be reduced by the proposed delay-matching structure and fine-tuning delay line with a high-resolution delay cell. Simulation results of SMD show that the input clock duty cycle range is from 20 to 80% and the worst static phase error under different process, voltage, and temperature conditions can achieve 18 ps at 400 MHz.en_US
dc.language.isoen_USen_US
dc.titleWide duty cycle range synchronous mirror delay designsen_US
dc.typeArticleen_US
dc.identifier.doi10.1049/el.2010.3047en_US
dc.identifier.journalELECTRONICS LETTERSen_US
dc.citation.volume46en_US
dc.citation.issue5en_US
dc.citation.spage338en_US
dc.citation.epageU4857en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000275830400016-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000275830400016.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。