完整后设资料纪录
DC 栏位语言
dc.contributor.author林经鸿en_US
dc.contributor.authorLin, Gin Hongen_US
dc.contributor.author陈昌居en_US
dc.contributor.authorChang-Jiu Chenen_US
dc.date.accessioned2014-12-12T02:17:13Z-
dc.date.available2014-12-12T02:17:13Z-
dc.date.issued1996en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT850392017en_US
dc.identifier.urihttp://hdl.handle.net/11536/61764-
dc.description.abstract本论文提出一种设计解码器的架构,此种架构包含解码与转换X86复杂
指令集成为类似精简指令集。使用这种解码器的架构可增加处理器在X86
指令上的平行度,与具有较多的微操作码输出。此解码器组成的内容包括
预提起、预解码、预解码指令缓冲器与包含监视性执行指令的转换器。
在预提起器对快取作指令提起的操作上,我们采用一些与其他架构不同的
策略。当指令中包含有条件分支且具有顺向短距离目的时,这将会比一般
形式的预提起器作较少的工作,此策略也将配合转换器中具有监视性执行
指令的形式。 我们使用行为的模拟与真实的X86指令码作为输入。而评
估的结果将显示此转换的架构能在单一周期内转换更多的指令。
This thesis proposes a method to design the decoder
architecture, for decoding and translating X86 instructions to
RISC-like instructions. Thedecoder architecture augments X86
instruction level parallelism to the processor and produces more
micro operation outputs. This decoder contains a prefetcher, a
predecoder, a predecoded instruction buffer and instruction
converters with guarded-execution instructions. We adopt some
different strategy in the prefetcher to fetch instructions from
instruction cache. When the instruction path contains a
conditional branch instruction with forward and short distance
target, the prefetcher will be do less job than an ordinary
prefetcher. This strategy will accommodate converters with
guarded-execution instructions. We use a behavior simulation
with real X86 instruction codes. The evaluation results show
that the proposed translating architecture can translate more
instructions every cycle.
zh_TW
dc.language.isozh_TWen_US
dc.subject复杂指令集zh_TW
dc.subject精简指令集zh_TW
dc.subject解码器zh_TW
dc.subject预提起zh_TW
dc.subject预解码指令缓冲器zh_TW
dc.subject监视性执行指令zh_TW
dc.subjectCISCen_US
dc.subjectRISCen_US
dc.subjectdecoderen_US
dc.subjectprefetchen_US
dc.subjectpredecode instruction bufferen_US
dc.subjectguarded-execution instructionen_US
dc.title设计与评估一个X86复杂指令与精简指令的转换架构zh_TW
dc.titleDesign and Evaluation of A X86 CISC/RISC Translation Architectureen_US
dc.typeThesisen_US
dc.contributor.department资讯科学与工程研究所zh_TW
显示于类别:Thesis