完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Shao-Changen_US
dc.contributor.authorChen, Ke-Horngen_US
dc.contributor.authorChen, Hsin-Mingen_US
dc.contributor.authorHo, Ming-Chouen_US
dc.contributor.authorShen, Rick Shih-Jyeen_US
dc.date.accessioned2014-12-08T15:07:55Z-
dc.date.available2014-12-08T15:07:55Z-
dc.date.issued2010en_US
dc.identifier.issn1531-636Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/6245-
dc.identifier.urihttp://dx.doi.org/10.1109/MCAS.2010.936784en_US
dc.description.abstractOne-time program (OTP) memories are programmed for memory design without electrostatic discharge (ESD) stresses. However, in reality, ESD events are not selective and thus ESD currents can falsely program OTP memory cells. Many integrated circuit (IC) designers focus only on improving OTP memory control architectures to avoid memory being falsely programmed without mentioning the ESD-introduced memory errors. This article investigates a new ESD architecture and novel ESD avoiding circuits, aiming to solve ESD-introduced memory falsely programmed issues. It should be noted that this article focuses on ESD circuit designs to protect OTP memory instead of OTP control architectures. With such new ESD schemes, our prototype circuits have demonstrated that memory cells can indeed be programmed at IC program mode without ESD stresses.en_US
dc.language.isoen_USen_US
dc.titleESD Avoiding Circuits for Solving OTP Memory Falsely Programmed Issuesen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/MCAS.2010.936784en_US
dc.identifier.journalIEEE CIRCUITS AND SYSTEMS MAGAZINEen_US
dc.citation.volume10en_US
dc.citation.issue2en_US
dc.citation.spage30en_US
dc.citation.epage39en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000278066100004-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000278066100004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。