標題: | Communication Synthesis for Interconnect Minimization in Multicycle Communication Architecture |
作者: | Huang, Ya-Shih Hong, Yu-Ju Huang, Juinn-Dar 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | multicycle communication;communication synthesis;interconnect minimization;resource allocation;resource sharing;scheduling;routing |
公開日期: | 1-Dec-2009 |
摘要: | In deep-submicron technology, several state-of-the-art architectural synthesis flows have already adopted the distributed register architecture to cope with the increasing wire delay by allowing multicycle Communication. In this article, we regard communication synthesis targeting a refined regular distributed register architecture, named RDR-GRS, as a problem of simultaneous data transfer routing and scheduling for global interconnect resource minimization. We also present an innovative algorithm with regard of both spatial and temporal perspectives. It Features both a concentration-oriented path router gathering wire-sharable data transfers and a channel-based time scheduler resolving contentions for wires in a channel, which are in spatial and temporal domain, respectively. The experimental results show that the proposed algorithm can significantly outperform existing related works. |
URI: | http://dx.doi.org/10.1587/transfun.E92.A.3143 http://hdl.handle.net/11536/6374 |
ISSN: | 0916-8508 |
DOI: | 10.1587/transfun.E92.A.3143 |
期刊: | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES |
Volume: | E92A |
Issue: | 12 |
起始頁: | 3143 |
結束頁: | 3150 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.