完整後設資料紀錄
DC 欄位語言
dc.contributor.author法正宏en_US
dc.contributor.authorFa Cheng Hungen_US
dc.contributor.author吳文榕en_US
dc.contributor.authorWen-Rong Wuen_US
dc.date.accessioned2014-12-12T02:21:01Z-
dc.date.available2014-12-12T02:21:01Z-
dc.date.issued1998en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT870435069en_US
dc.identifier.urihttp://hdl.handle.net/11536/64528-
dc.description.abstract在100BASE-TX接收機設計中,以數位訊號處理(DSP)技術為基礎的設計理念,逐漸替代了傳統類比式的想法。對數位化的實現方式而言,其最大的挑戰在於如何滿足高速處理速度的要求。在這篇論文中,我們將應用架構(architecture)與演算法則(algorithm)的轉換技術,來建構一個高速等化器。而有關於硬體實現方面的議題,如硬體面積的節省等,也會一併提出討論。最後,我們使用硬體描述語言VHDL與硬體定點格式觀念,去實現所提出的設計構想。而經效能驗證後,其結果證實了我們的設計構想,在100BASE-TX應用上的可行性。zh_TW
dc.description.abstractThe DSP-based design has gradually replaced the conventional analog approach in the 100BASE-TX transceiver. The main challenge for the the digital implementation is the requirement of high speed processing rate. In this thesis, the architecture and algorithm transformation techniques are used to construct a high speed equalizer. The implementation issues such as hardware saving are also be discussed. The fixed-point format of our design has been implemented with VHDL language. The result of performance verification has proven the feasibility of our design in the 100BASE-TX application.en_US
dc.language.isoen_USen_US
dc.subject高速乙太網路zh_TW
dc.subject管線化設計zh_TW
dc.subject決策回授型等化器zh_TW
dc.subject等化器zh_TW
dc.subject100BASE-TXen_US
dc.subjectFast Etherneten_US
dc.subjectDecision feedback Equalizeren_US
dc.subjectEqualizeren_US
dc.subjectPipelined Designen_US
dc.subjectVHDLen_US
dc.subjectASICen_US
dc.title高速乙太網路接收機中管線化決策回授型等化器之ASIC設計zh_TW
dc.titleAn ASIC Design of the Pipelined DFE for 100BASE-TX Ethernet Transceiversen_US
dc.typeThesisen_US
dc.contributor.department電信工程研究所zh_TW
顯示於類別:畢業論文