標題: | A 2.5 Gbps CMOS fully integrated optical receicer with lateral PIN detector |
作者: | Chen, Wei-Zen Huang, Shih-Hao 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2007 |
摘要: | This paper presents the design of a monolithically integrated CMOS optical receiver, including a photo detector, a transimpedance amplifier, and a post limiting amplifier on a single chip. A novel PIN detector is proposed and adopted in this design without technology modification. The optical receiver is capable of delivering 420 mV(pp) to 50 Omega output load and operating up to 2.5 Gbps without an equalizer. Implemented in a generic 0.18 mu m CMOS technology, the total power dissipation is 138 mW. The chip size is 0.53 mm(2). |
URI: | http://hdl.handle.net/11536/6534 |
ISBN: | 978-1-4244-0786-6 |
期刊: | PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE |
起始頁: | 293 |
結束頁: | 296 |
顯示於類別: | 會議論文 |