完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Fu-Chuangen_US
dc.contributor.authorHuang, Chun-Chiehen_US
dc.date.accessioned2014-12-08T15:08:39Z-
dc.date.available2014-12-08T15:08:39Z-
dc.date.issued2009-10-01en_US
dc.identifier.issn1549-7747en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSII.2009.2027949en_US
dc.identifier.urihttp://hdl.handle.net/11536/6636-
dc.description.abstractSwitched-capacitor integrators are the basic building components for sigma-delta (Sigma Delta) modulators, and their incomplete charge transfer (settling problem) constitutes one of the dominant error sources in Sigma Delta modulators. Due to the complexity of the settling problem, analytic models for related noises are nonexistent. In this brief, closed forms of settling error models are obtained and represented as functions of Sigma Delta modulator system parameters. Both behavioral simulations and transistor-level circuit simulations are employed to verify these analytical models, and the results show that our analytical models are sufficiently accurate.en_US
dc.language.isoen_USen_US
dc.subjectSettling noiseen_US
dc.subjectswitched capacitor (SC)en_US
dc.subjectsigma-delta (Sigma Delta) modulationen_US
dc.titleAnalytical Settling Noise Models of Single-Loop Sigma-Delta ADCsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSII.2009.2027949en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFSen_US
dc.citation.volume56en_US
dc.citation.issue10en_US
dc.citation.spage753en_US
dc.citation.epage757en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000270949000001-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000270949000001.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。