Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 李則皞 | en_US |
dc.contributor.author | Tse-hao Lee | en_US |
dc.contributor.author | 陳昌居 | en_US |
dc.contributor.author | Chang-Jiu Chen | en_US |
dc.date.accessioned | 2014-12-12T02:25:04Z | - |
dc.date.available | 2014-12-12T02:25:04Z | - |
dc.date.issued | 2000 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT890392087 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/66878 | - |
dc.description.abstract | 這些年來,非同步處理器成為新一代計算機結構的熱門研究方向。為了能在不用真正製造出硬體的情況下,還能比較不同設計方法的優劣,我們需要一個軟體層級的模擬器。我們設計SimAsync-非同步處理器模擬器-來幫助未來在非同步架構的研究。這套工具建基於一套現代處理器的模擬器:SimpleScalar,其中包含了對計算機架構的說明及一些輔助工具。 我們設計並實作出一個非同步處理器的模擬器,在本論文中有對非同步架構的介紹及設計與實作的細節的說明。 | zh_TW |
dc.description.abstract | Asynchronous processors have become a new direction of modern architecture research these years. To compare the improvement of different approaches without designing a real ASIC, we need a code-based simulator. That's the reason we want to design SimAsync, an asynchronous processor simulator, for researches in asynchronous architectures. The simulator tools are based on SimpleScalar[1], a public simulator of modern microprocessors, and contain a complete description of the target processor architecture, and many details about the internals of the tools. We design and implement an asynchronous processor simulator. In this thesis, we cover the introduction of asynchronous architecture and details of the design and implementation issues. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 模擬器 | zh_TW |
dc.subject | 非同步處理器 | zh_TW |
dc.subject | Simulator | en_US |
dc.subject | Asynchronous processor | en_US |
dc.title | 非同步處理器模擬器之設計與實作 | zh_TW |
dc.title | The Design and Implementation of Asynchronous Processor Simulator | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 資訊科學與工程研究所 | zh_TW |
Appears in Collections: | Thesis |