完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 李封藝 | en_US |
dc.contributor.author | Feng-Yih Li | en_US |
dc.contributor.author | 陳紹基 | en_US |
dc.date.accessioned | 2014-12-12T02:25:30Z | - |
dc.date.available | 2014-12-12T02:25:30Z | - |
dc.date.issued | 2000 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT890428054 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/67128 | - |
dc.description.abstract | 本論文提出一種新的反轉極性的方法,來實現一個低功率的乘法器,文中討論各種實現電路的方式,並實作一個低功率的乘法器電路來跟其它種實現方式比較。接下來並討論應用單一個乘法在各種濾波架構下時,此乘法器的優缺點,以及改進的方式。在同一種濾波架構下,再考慮多個乘法器在電路上、運算時序上的編排方式,以達到應用此乘法器時最低功率的效果 | zh_TW |
dc.description.abstract | In this thesis, we propose a new multiplier design technique using inverse polarity method for low-power filtering. The new design can reduce signal switching activity within a multiplier array. We also investigate various implementation techniques for the realization of low-power multipliers. The new designed results are compared to the existing ones. In addition, we investigate the advantages and disadvantages of using a single multiplier of different kinds, assuming various kinds of filter structures. On the other hand, for each structure, we consider the resource allocation and scheduling for best low-power effect using the new multiplier. | en_US |
dc.language.iso | zh_TW | en_US |
dc.subject | 低功率 | zh_TW |
dc.subject | 乘法器 | zh_TW |
dc.subject | 濾波器設計 | zh_TW |
dc.subject | 可程式化 | zh_TW |
dc.subject | Low-Power | en_US |
dc.subject | Multiplier | en_US |
dc.subject | Filter Design | en_US |
dc.subject | Programmable | en_US |
dc.subject | Systolic | en_US |
dc.title | 低功率濾波之研究 | zh_TW |
dc.title | Investigation of Low-Power Filter | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
顯示於類別: | 畢業論文 |