完整後設資料紀錄
DC 欄位語言
dc.contributor.author邱大瑜en_US
dc.contributor.authorDaYu Chiuen_US
dc.contributor.author黃經堯en_US
dc.contributor.authorChingYao Huangen_US
dc.date.accessioned2014-12-12T02:25:38Z-
dc.date.available2014-12-12T02:25:38Z-
dc.date.issued2004en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009211645en_US
dc.identifier.urihttp://hdl.handle.net/11536/67235-
dc.description.abstract在這篇論文中,我們介紹了一個結合了硬體模擬和通訊系統模擬的模擬驗證平台。在系統晶片設計流程中,硬體模擬是一個非常重要的步驟。而通訊系統模擬則是通訊系統研究中不可或缺的工作。這篇論文提出了一個結合了多項功能的平台,包含了硬體模擬,通訊系統模擬,以及軟體發展驗證。對於通訊元件的設計實現,這個將可平台提供一個方便的環境。在論文中,將會對這個平台的各個重要元件的設計理念及工作方法做詳細的描述。zh_TW
dc.description.abstractThis thesis introduces a development and verification platform that combines hardware modeling and communication system simulation. The hardware modeling is an important technology in SoC design process, and system simulation is an essential process in communication system designs. This proposed platform enables the use of a single platform for multiple-purpose designs for communication system designs, including system simulation, software development and hardware modeling. The platform is especially useful for the designs of communication components whose behaviors are highly coupled with transmission medium and other parallel components. The basic platform components and design strategies are also described in this thesis.en_US
dc.language.isoen_USen_US
dc.subject模擬zh_TW
dc.subject驗證zh_TW
dc.subject平台zh_TW
dc.subjectsimulationen_US
dc.subjectverificationen_US
dc.subjectplatformen_US
dc.title通訊系統晶片設計之模擬驗證平台zh_TW
dc.titleA Modeling and Verification Platform for Communication SoC Designsen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 164501.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。