完整後設資料紀錄
DC 欄位語言
dc.contributor.author許鈺鼎en_US
dc.contributor.authorYu Tin Hsuen_US
dc.contributor.author吳 全 臨en_US
dc.contributor.author林 瀛 寬en_US
dc.contributor.author單 智 君en_US
dc.contributor.authorChuan-Lin Wuen_US
dc.contributor.authorYin-Kuan Linen_US
dc.contributor.authorJyh-Jiun Shannen_US
dc.date.accessioned2014-12-12T02:27:42Z-
dc.date.available2014-12-12T02:27:42Z-
dc.date.issued2001en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT900392095en_US
dc.identifier.urihttp://hdl.handle.net/11536/68503-
dc.description.abstract由於半導體製造技術的迅速發展,一個晶片上所能夠容納的電晶體數急遽的增加,使得系統晶片(System On Chip,簡稱SOC)成為晶片設計上的趨勢。系統晶片上能夠整合各種不同功能特性的矽智產 (IP),因此複雜度也較以往單一功能晶片相對的提升,如何以最有效率的方式來產生最大的用途是SOC的關鍵考量因素。IAM2000S系統的目的是設計一個系統晶片,其中整合了微處理器、記憶體管理單元、寫入暫存器以及晶片匯流排架構,使其能夠在短時間內以其為平台發展嵌入式系統及其應用程式。 重複使用的特性、彈性及模組化的設計、驗證所需的時間、未來的周邊設備的整合度…等特性是在選擇匯流排時考量的課題。AMBA AHB(前瞻微處理器架構之前瞻高性能匯流排)是一個被廣泛運用的晶片匯流排,與其他的晶片匯流排架構相比,其功能受到大眾的肯定及認同,市佔率相當高,並且支援模組化的設計,相當符合IAM2000S系統匯流排(System bus)的需要。 此篇論文提出一個實現AHB匯流排的方法,包含AHB master interface的實現方式、AHB arbiter的演算法及一個用來驗證AHB master interface的匯流排功能正確性的驗證系統,其中的實作經驗及驗證環境可應用至實現其他晶片匯流排上,能夠有效的縮短系統晶片發展的時程並且提高競爭力。zh_TW
dc.description.abstractDue to the rapid progress in semiconductor manufacture technology, the continuing increase of the transistor numbers makes SOC (system on Chip) possible to integrate numerous functions onto a silicon chip. An SOC design combines several IP for effective cost and greater performance. IAM2000S system is an SOC platform that combines the processor, memory system and the on-chip bus architecture. In choosing the bus architecture, there are many key topics need to be considered such as the reuse possibility, flexibility and modular design, the verification effort, and the integration period with the time-to-market issue. AMBA AHB is a widely preferred and flexible bus which meets the requirements and its performance has been proven with many complex chip architectures. It has been widely used in the industry and supports modular design, so it can provide shorter system integration period. The contribution of this thesis is to bring up the implementation methodology of AMBA AHB bus and an efficient verification environment on the AMBA AHB master interface. It can be referenced and applied on other bus architecture.en_US
dc.language.isozh_TWen_US
dc.subject前瞻微處理器匯流排架構zh_TW
dc.subject前瞻高效能匯流排zh_TW
dc.subject前瞻高效能匯流排認證系統zh_TW
dc.subjectAMBAen_US
dc.subjectAHBen_US
dc.subjectAHB master verification systemen_US
dc.titleIAM2000S 系統之AMBA AHB匯流排架構實現與驗證zh_TW
dc.titleImplementation and Verification of AMBA AHB Bus Architecture on IAM2000S Systemen_US
dc.typeThesisen_US
dc.contributor.department資訊科學與工程研究所zh_TW
顯示於類別:畢業論文