标题: 考量跨电源供应域静电放电与快速带电器件模型分析之平面规划演算法
An ESD aware Floorplan Algorithm with Efficient CDM Estimation for Multiple Power Domain Designs
作者: 林新钧
Lin, Hsin-Chun
陈宏明
Chen, Hung-Ming
电子工程学系 电子研究所
关键字: 静电放电;带电器件模型;电源箝位器;模拟;Electrostatic Discharge;Charged Device Model;power clamp;simulation
公开日期: 2013
摘要: 当电晶体逐步的缩小,元件的可靠性上的问题变得更加重要。更小的电晶体,因此有更薄的电晶体管闸极氧化层,这意味这电晶体更容易在静电放电(ESD)的事件受伤害。在三个ESD模型之中,由于带电器件模型(CDM)其更快和更大的放电电流,导致灾难性损坏的可能性较大。其他两个ESD模型,人体模型(HBM)和机器模型(MM),所导致的损坏可以有效地在元件阶段被保护。但是,因为CDM事件的不可预测性,保护对CDM的事件是更复杂的,虽然以前的研究在元件阶段上实施ESD保护方法,我们提出了一种高效和有效的方法,在设计阶段能够防止CDM事件。当布局规划是确定的,我们提出了一个根据聚集分析的电源箝位器摆放演算法去摆放电源箝位器在优越的位置,能有效减少电源箝位器的数量,同时达到比常规方法更好的保护。
The issue on reliability of the device becomes more critical as transistor progressively scales down. Smaller transistor and hence thinner gate oxide implies transistors are more vulnerable against an Electrostatic Discharge (ESD) event. Among the three models in ESD, Charged Device Model (CDM) has the greater potential to deal catastrophic damage to the device due to its faster and larger discharging current. Damage induced from the other two ESD models, human body model (HBM) and machine model (MM) can be effectively protected at device stage. However, protection against a CDM event is much more sophisticated due to its unpredictability. While most previous works on ESD protection methodology are implemented at device stage, we propose an efficient and effective methodology to protect against a CDM event at design stage. When floorplan of a design is determined, we propose a power clamp placement algorithm derived from clustering analysis to place power clamp at strategic location which can effectively minimize number of power clamps while achieving better protection compared to conventional method.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT070050257
http://hdl.handle.net/11536/73286
显示于类别:Thesis


文件中的档案:

  1. 025701.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.