标题: | 应用于低功率事件驱动感知平台之超低电压全数位操控线性稳压器 Ultra-Low Voltage All Digitally Controlled Linear Voltage Regulator Design for Event-Driven Energy-Efficiency Sensing Platform |
作者: | 郭裔平 Kuo, Yi-Ping 黄威 庄景德 Hwang, Wei Chuang, Ching-Te 电子工程学系 电子研究所 |
关键字: | 全数位线性稳压器;All digitally controlled linear voltage regulator |
公开日期: | 2014 |
摘要: | 在本篇论文中,我们提出了两种应用于低功率事件驱动感知平台的全数位操控线性稳压器。两个全数位操控线性稳压器皆实现在台积电65奈米低功耗CMOS制程,并可运作在近临界操作电压。 在第一个全数位操控线性稳压器中,使用数位错误侦测器取代类比放大器。一种新的制程、电压、温度感知设计用来减轻环境变异,并提升全数位操控线性稳压器的解析度。 在第二个全数位操控线性稳压器中,使用以比较器为基础的错误侦测器取代类比放大器。在不同的环境变异与负载变化下,我们提出两种方法来调整PMOS的强度,以达到降低输出涟漪的目的。 In this thesis, two digitally controlled linear voltage regulators are proposed for event-driven energy-efficiency sensing platform. Both digitally controlled linear voltage regulators are implemented on TSMC 65-nm low-power bulk CMOS technology and designed for near-/sub- threshold operations. The first digitally controlled linear voltage regulator includes a digital error detector (DED), which is the replacement of the analog error amplifier. A novel Process-Voltage-Temperature (PVT) –aware design is implemented to mitigate environmental variations and to guarantee the resolution of linear voltage regulator. In the second digitally controlled linear voltage regulator, a comparator-based error detector is proposed to replace analog error amplifier. Two methods are introduced to reduce self-generated output ripple by adjusting the PMOS strength for PVT and load variations. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT070150194 http://hdl.handle.net/11536/76233 |
显示于类别: | Thesis |