完整後設資料紀錄
DC 欄位語言
dc.contributor.author林宏光en_US
dc.contributor.author黃俊達en_US
dc.contributor.authorJuinn-Dar Huangen_US
dc.date.accessioned2014-12-12T02:52:17Z-
dc.date.available2014-12-12T02:52:17Z-
dc.date.issued2005en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009311691en_US
dc.identifier.urihttp://hdl.handle.net/11536/78163-
dc.description.abstract本論文提出一個高效能乘加器的設計方法。此乘加器除支援子字組平行化功能之外,還能執行混模運算並具較有彈性的子字組設定。我們提出了一個新的子字平行部份乘積陣列及一個創新的子字平行部份乘積簡化樹以實現子字組平行化。為了利用原本的乘加器硬體,子字組平行化乘加器僅需增加微量的延遲及些許的面積。我們提出的乘加器可動態重組、可合成、可重覆使用且可驗證。我們實做並比較我們的設計及先前的設計。實驗數據顯示,無論在設計延遲、所佔面積、所耗功率,我們的方法在理論上及實務上都改善並且勝過舊方法。zh_TW
dc.description.abstractThis thesis presents the design methodology of a high-performance reconfigurable multiplier-accumulator (MAC) capable of supporting sub-word parallelism (SWP) and additional features such as mixed-mode operation and flexible sub-word combination and mode assignment scheme. In order to perform SWP on the proposed scalar MAC, a new SWP partial product array and a novel speed-optimized SWP partial product reduction tree are proposed. With slight delay and some area overhead, the SWP MAC utilizes essentially the same hardware as the proposed scalar MAC. The whole design is dynamically reconfigurable, fully-synthesizable, reusable, and verifiable. The proposed designs and previous relevant works are implemented and compared. Experimental results demonstrate that the proposed SWP MAC design theoretically and practically improves and outperforms previous works in terms of critical path delay, area cost, and power consumption.en_US
dc.language.isoen_USen_US
dc.subject乘法器zh_TW
dc.subject乘加器zh_TW
dc.subject可組態zh_TW
dc.subject平行化zh_TW
dc.subject資料路徑zh_TW
dc.subject多媒體zh_TW
dc.subject算術單元zh_TW
dc.subject高效態zh_TW
dc.subjectmultiplieren_US
dc.subjectmultiply-accumulateen_US
dc.subjectMACen_US
dc.subjectSIMDen_US
dc.subjectparallelen_US
dc.subjectBoothen_US
dc.subjectWallaceen_US
dc.subjecthigh performanceen_US
dc.title高效能且可組態之子字組平行化乘加器設計zh_TW
dc.titleHigh-Performance Reconfigurable Sub-Word Parallel Multiplier-Accumulator Designen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 169101.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。