标题: | 应用于超宽频接收机之低电压低功率低杂讯放大器与多频带频率合成器 Low-voltage, Low-power, LNA and Multiband Frequency Synthesizer For UWB Receiver |
作者: | 张博扬 Po-Yang Chang 周复芳 Christina F. Jou 电信工程研究所 |
关键字: | 超宽频;低杂讯放大器;低功率;多频带频率合成器;UWB;LNA;Low power;Multi-band frequency synthesizer |
公开日期: | 2005 |
摘要: | 本论文的第一部份分三个方面研究超宽频低杂讯放大器电路设计方法,包含输入匹配,杂讯指数和功率增益,并且以电路元件来表示这些特性。实作的超宽频低杂讯放大器显示3.1 ~ 10.6GHz具有小于-7.07dB输入返回损耗以及-12.5dB输出返回损耗,在2.5 ~ 8.5GHz具有10dB增益,3dB频宽约为2 ~ 9 GHz,最小杂讯指数为3.46dB,并且在1V的供给电压下,放大器功率消耗为7.25mW。 在第二部份,针对低相位杂讯设计一初始应用于超宽频系统之频率合成器,可分别产生频率8448MHz、4224MHz和2112MHz。利用0.18微米CMOS制程实现,于三频带量测之相位杂讯小于-121dBc/Hz@1-MHz,可调频宽约为10%。于1.8V的供给电压下,总功率消耗为52.2mW。 此外,设计一应用于多频带正交分频多工超宽频系统之频率合成器,从3 ~ 10GHz具有12个可选择频带,于此架构中,完成四相位压控震荡器之模拟相位杂讯小于-107dBc/Hz@1-MHz,可调频宽为7.93 ~ 10.3GHz。主要频率输出功率与旁路频带模拟相差至少35dB。在1.8V的供给电压下,核心电路消耗81.1mW,缓冲器消耗32.6mW。模拟频带切换时间约为1ns。 In the first part of the thesis the design method of UWB LNA topology is studied and analyzed in three respects, including input matching, noise figure and power gain. These characteristics are expressed in terms of circuit elements. The implemented UWB LNA demonstrates S11 < -7.07dB and S22 < -12.5dB from 3.1 to 10.6 GHz. The power gain (S21) is 10dB from 2.5 to 8.5 GHz, the 3dB bandwidth is 2-9 GHz. The minimum noise figure is 3.46dB while consuming 7.25 mW with bias voltage of only 1V. In the second part, an initial direct frequency synthesizer structure for UWB is designed with low phase noise performance, and three LO bands (8448MHz, 4224MHz and 2112MHz) are produced individually. Fabricated in 0.18-μm CMOS technology, in three LO bands, this work achieves the measured phase noise of less than -121dBc/Hz@1-MHz offset and the frequency tuning range of 10% while consuming 52.2mW from a 1.8-V supply. Furthermore, a direct frequency synthesizer with 12 selective bands from 3 to 10 GHz is designed. In this prototype, we achieve QVCO’s simulated phase noise less than -107dBc/Hz@1-MHz offset and the tuning range from 7.92 ~ 10.3 GHz. The simulated output powers of twelve bands have better than 35 dB sideband rejection while consuming 81.1mW of the core circuit and 32.6mW of the buffer from a 1.8-V supply. The simulated switching time for hopping frequency is about 1ns. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT009313571 http://hdl.handle.net/11536/78385 |
显示于类别: | Thesis |
文件中的档案:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.