标题: 一个1.25GHz具有高解析度与8个相位输出之数位控制震荡器,应用于全数位锁相回路
A 1.25GHz digitally controlled oscillator with high-resolution and 8-phase output for ADPLL
作者: 杨永祥
Yung-Hsiang Yang
苏朝琴
ChauChin Su
电机学院IC设计产业专班
关键字: 高时间解析度;数位控制振荡器;全数位锁相回路;high timing resolution;digitally controlled oscillator;ADPLL
公开日期: 2007
摘要: 现代的系统单晶片(SoC)需要晶片内在的时脉产生器以及产生许多不同的频率,来提供给其他子系统使用,一般常用锁相回路为基础的时脉产生器来达成此任务;然而,锁相回路参数为了减少抖动量以及保持回路的稳定度,因而必须依照输出频率以及频率产生倍数来调整,现有之类比电路方式需要较长的设计周期。
本论文中,为了大幅降低高速传输之接收器硬体销耗及设计的难度,提出了一个可操作在高振荡频率(Giga Hz)、高解析度、多重相位(8个相位)输出之数位控制振荡器电路(DCO),此DCO将应用于”8-phase output之1.25GHz的ADPLL”, 而此ADPLL再将应用于具有”2.5Gb/s之data-transceiver”。为了减少锁相回路之抖动量,所以,提出在数位控制振荡器中利用传输闸的寄生电容差值, 作为数位控制之延迟单元,藉此提高数位控制振荡器电路之时间解析度。在微调上时间解析度能够依照使用驱动细胞单元的能力及数位控制之延迟单元的电容差异,作不同的选择,相对于使用OAI-AOI细胞单元或三态缓冲器矩阵,具有较线性的时间解析度。
所提出的电路架构将被实现在TSMC 0.18um 1P6M CMOS制程,晶片面积为310um*220um(不包含PAD),其操作频率范围为1.06GHz到1.50GHz,平均的时间解析度为0.38ps,当振荡频率为1.25GHz,其功率消耗为34.1mW。
Modern system-on-a-chip(SoC) processors often require on-chip clock generation and multiplication to produce several unrelated frequencies for other sub-systems. The PLL-based clock generator is a common way of frequency multiplication to accomplish the task. However, the loop parameters must be adjusted to minimize jitter performance and insure stability for each output frequency and multiplication factors. Conventional analog skills suffer from long design cycle.
In order to reduce the hardware overhead and the design complexity of high speed transceiver, the proposed digitally controlled oscillator has high operation frequency (GHz), high timing resolution, and multi-phase output (8-phase). The proposed DCO can be applied to “a 1.25GHz ADPLL with 8-phase output” and “a 2.5Gb/s data-transceiver architecture”. In order to reduce jitter of PLL, therefore, we propose the digitally controlled oscillator (DCO) with novel digital controlled delay cell based on parasitic capacitance difference of transmission gates. This method can enhance the timing resolution of the digitally controlled oscillator (DCO). The timing resolution in fine-tuned stage can be decided from different driving cells and capacitance difference of each digital controlled delay cell. Thus, a high resolution DCO with better timing linearity as compared with OAI-AOI cell or tri-state inverter matrix is achieved.
The proposed digitally controlled oscillator circuit is designed using TSMC 0.18um 1P6M CMOS process with active die area of 310um*220um. The operation frequency range is 1.06GHz to 1.50GHz. Average timing resolution is 0.38ps. The total power consumption of the proposed DCO is 34.1mW when oscillate frequency is 1.25GHz.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT009395525
http://hdl.handle.net/11536/80360
显示于类别:Thesis


文件中的档案:

  1. 552501.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.