完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 王莉雅 | en_US |
dc.contributor.author | 黃俊達 | en_US |
dc.date.accessioned | 2014-12-12T03:02:45Z | - |
dc.date.available | 2014-12-12T03:02:45Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#GT009411611 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/80523 | - |
dc.description.abstract | 隨著製程的進步,導線延遲取代了元件的延遲,逐漸主宰著系統的效率,並且在設計上成為一個非常關鍵的因素。然而,導線的延遲很難在早期的系統設計中預知,必須要等到佈局(floorplan)完成才可以有初步的分析。因此,在這份論文中,我們會介紹導線延遲所造成的潛在因素是如何引響系統的效能,並且重新評估一些具有同成果品質(Quality of Result)目標的舊有佈局方法。接著我們提出一個新的效能感知(Throughput-Aware)佈局方法,這個新的方法會動態考量一個對效能最具關鍵的迴路集合,此迴路集合的元素還會隨著佈局的過程而改變,以達到增進系統效能(system throughput)的目標。實驗結果也顯示出我們的方法可大幅增進系統效能,有些例子裡甚至可以比以往的方法達到兩倍以上的成長。我們另外推薦一個整體設計流程,可以在系統設計步驟時就預估佈局對效能的影響,避免未來因為效能不足而造成冗長且高價的重複設計代價。 | zh_TW |
dc.description.abstract | The wire delay is gradually dominating the system performance and becoming one of the most critical design issues. However, it is hard to precisely estimate the wire delay in early design stages until floorplan is actually done. In this thesis, we first show how the latency incurred by wire delay dominates system throughput and re-evaluate several exiting floorplanning strategies which are considered providing the same quality of result (QoR) in the past. Then we propose a new throughput-aware floorplanning strategy which dynamically optimizes a set of most critical performance cycles in the system. The experimental results show that our approach can even double the system performance than the previous method in certain cases. We also recommend a design flow that considers the floorplanning impact as early as the system-level design stage to avoid lengthy and costly redesign iterations. | en_US |
dc.language.iso | zh_TW | en_US |
dc.subject | 迴路 | zh_TW |
dc.subject | 效能 | zh_TW |
dc.subject | 佈局 | zh_TW |
dc.subject | 動態 | zh_TW |
dc.subject | Cycle | en_US |
dc.subject | Throughput | en_US |
dc.subject | Floorplan | en_US |
dc.subject | Dinamical | en_US |
dc.title | 動態考慮多關鍵性迴路之效能感知佈局研究 | zh_TW |
dc.title | Throughput-Aware Floorplanning by Dynamically Considering Multiple Critical Cycles | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
顯示於類別: | 畢業論文 |