完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, MD | en_US |
dc.contributor.author | Chang, HH | en_US |
dc.contributor.author | Wu, CY | en_US |
dc.date.accessioned | 2014-12-08T15:02:06Z | - |
dc.date.available | 2014-12-08T15:02:06Z | - |
dc.date.issued | 1997-01-01 | en_US |
dc.identifier.issn | 0018-9200 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/806 | - |
dc.description.abstract | A novel electrostatic discharge (ESD) protection circuit, which combines complementary low-voltage-triggered lateral SCR (LVTSCR) devices and the gate-coupling technique, is proposed to effectively protect the thinner gate oxide of deep submicron CMOS IC's without adding an extra ESD-implant mask, Gate-coupling technique is used to couple the ESD-transient voltage to the gates of the PMOS-triggered/NMOS-triggered lateral silicon controlled rectifier (SCR) (PTLSCR/NTLSCR) devices to turn on the lateral SCR devices during an ESD stress, The trigger voltage of gate-coupled lateral SCR devices can be significantly reduced by the coupling capacitor, Thus, the thinner gate oxide of the input buffers in deep-submicron low-voltage CMOS IC's can be fully protected against ESD damage, Experimental results have verified that this proposed ESD protection circuit with a trigger voltage about 7 V can provide 4.8 (3.3) times human-body-model (HBM) [machine-model (MM)] ESD failure levels while occupying 47% of layout area, as compared with a conventional CMOS ESD protection circuit. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | electrostatic discharge | en_US |
dc.subject | ESD protection circuit | en_US |
dc.subject | gate-couple technique | en_US |
dc.subject | low-voltage-triggered lateral SCR | en_US |
dc.subject | PMOS-triggered lateral SCR | en_US |
dc.subject | NMOS-triggered lateral SCR | en_US |
dc.subject | human-body model | en_US |
dc.subject | machine model | en_US |
dc.subject | charged device model | en_US |
dc.subject | ESD-implant process | en_US |
dc.title | A gate-coupled PTLSCR/NTLSCR ESD protection circuit for deep-submicron low-voltage CMOS IC's | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEEE JOURNAL OF SOLID-STATE CIRCUITS | en_US |
dc.citation.volume | 32 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 38 | en_US |
dc.citation.epage | 51 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:A1997WA65300006 | - |
dc.citation.woscount | 53 | - |
顯示於類別: | 期刊論文 |