完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, Bing-Feien_US
dc.contributor.authorPeng, Hsin-Yuanen_US
dc.contributor.authorYu, Tung-Lungen_US
dc.date.accessioned2014-12-08T15:10:52Z-
dc.date.available2014-12-08T15:10:52Z-
dc.date.issued2008-10-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2008.2000526en_US
dc.identifier.urihttp://hdl.handle.net/11536/8316-
dc.description.abstractThis paper addresses the development and hardware implementation of an efficient hierarchical motion estimation algorithm, HMEA, using multiresolution frames to reduce the computational complexity. Excellent estimation performance is ensured using an averaging filter to downsample the original image. At the smallest resolution, the least two motion vector candidates are selected using a full-search block matching algorithm. At the middle level, these two candidate motion vectors are employed as the center points for small range local searches. Then, at the original resolution, the final motion vector is obtained by performing a local search around the single candidate from the middle level. HMEA exhibits regular data flow and is suitable for hardware implementation. An efficient VLSI architecture that includes an averaging filter to downsample the image and two 2-D semisystolic processing element arrays to determine the sum of absolute difference in pipeline is also presented. Simulation results indicate that HMEA is more area-efficient and faster than many full-search and multiresolution architectures while maintaining high video quality. This architecture with 59K gates and 1393 bytes of RAM is implemented for a search range of [-16.0, +15.5].en_US
dc.language.isoen_USen_US
dc.subjecthierarchicalen_US
dc.subjectmotion estimationen_US
dc.subjectmultiresolutionen_US
dc.subjectVLSIen_US
dc.titleEfficient hierarchical motion estimation algorithm and its VLSI architectureen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2008.2000526en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume16en_US
dc.citation.issue10en_US
dc.citation.spage1385en_US
dc.citation.epage1398en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000259572800012-
dc.citation.woscount6-
顯示於類別:期刊論文


文件中的檔案:

  1. 000259572800012.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。