標題: Formation of thin-film transistors with a polycrystalline hetero-structure channel layer
作者: Juang, Miin-Horng
Tsai, I-Shen
Jang, S-L
Cheng, H. C.
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-八月-2008
摘要: A thin-film transistor (TFT) with a polycrystalline Si/SiC hetero-structure channel layer has been proposed. For the conventional polycrystalline silicon (poly-Si) channel layer, the leakage current would be considerably increased with increase of the negative gate bias voltage. However, when a polycrystalline Si/SiC stacked channel layer is employed, the leakage current exhibits just a slight increase with increase of the negative gate bias voltage. As a result, the leakage current can be largely suppressed to a low level without degrading the on-state current. Moreover, when the channel length is further scaled down to 1 mu m and the gate oxide is reduced to 60 nm thickness, the conventional poly-Si TFT device shows even more obvious deterioration of the leakage current. Instead, for the TFT device with a polycrystalline Si/SiC channel layer, no considerable degradation of the leakage characteristics is caused.
URI: http://dx.doi.org/10.1088/0268-1242/23/8/085017
http://hdl.handle.net/11536/8524
ISSN: 0268-1242
DOI: 10.1088/0268-1242/23/8/085017
期刊: SEMICONDUCTOR SCIENCE AND TECHNOLOGY
Volume: 23
Issue: 8
結束頁: 
顯示於類別:期刊論文


文件中的檔案:

  1. 000257938100017.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。