完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Wen-Yien_US
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorHuang, Yeh-Jenen_US
dc.date.accessioned2014-12-08T15:11:16Z-
dc.date.available2014-12-08T15:11:16Z-
dc.date.issued2008-07-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://dx.doi.org/10.1109/LED.2008.2000910en_US
dc.identifier.urihttp://hdl.handle.net/11536/8644-
dc.description.abstractLatch-up is one of the most critical issues in high-voltage (HV) ICs due to the high power-supply voltages. Because the breakdown junction of an HV device is easily damaged by the huge power generated from a dc curve tracer, the device immunity against latch-up is often referred to the transmission-line-pulsing. (TLP)-measured holding voltage. An n-channel lateral DMOS (LDMOS) was fabricated in a 0.25-mu m 18-V bipolar CMOS DMOS process to evaluate the validity of latch-up susceptibility by referring to the holding voltage measured by 100- and 1000-ns TLP systems and curve tracer. Long-pulse TLP measurement reveals the self-heating effect and self-heating speed of the n-channel LDMOS. The self-heating effect results in the TLP system to overestimate the holding voltage of HV n-channel LDMOS. Transient latch-up test is further used to investigate the susceptibility of HV devices to latch-up issue in field applications. As a-result, to judge the latch-up susceptibility of HV devices by holding voltage measured from TLP is insufficient.en_US
dc.language.isoen_USen_US
dc.subjectbipolar CMOS DMOS (BCD) processen_US
dc.subjectelectrostatic discharge (IESD)en_US
dc.subjectholding voltageen_US
dc.subjectlatch-upen_US
dc.subjectlateral DMOS (LDMOS)en_US
dc.titleInvestigation on the validity of holding voltage in high-voltage devices measured by transmission-line-pulsing (TLP)en_US
dc.typeArticleen_US
dc.identifier.doi10.1109/LED.2008.2000910en_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume29en_US
dc.citation.issue7en_US
dc.citation.spage762en_US
dc.citation.epage764en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000257626000034-
dc.citation.woscount5-
顯示於類別:期刊論文


文件中的檔案:

  1. 000257626000034.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。