完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKao, Yao-Huangen_US
dc.contributor.authorHsieh, Yi-Binen_US
dc.date.accessioned2014-12-08T15:11:22Z-
dc.date.available2014-12-08T15:11:22Z-
dc.date.issued2008-06-01en_US
dc.identifier.issn0916-8524en_US
dc.identifier.urihttp://dx.doi.org/10.1093/ietele/e91-c.6.911en_US
dc.identifier.urihttp://hdl.handle.net/11536/8733-
dc.description.abstractA new spread spectrum clock generator (SSCG) using two-point delta-sigma modulation is presented in this paper. Not only the divider is varied, but also the voltage controlled oscillator is modulated. This technique can enhance the modulation bandwidth so that the effect of EMI suppression is improved with lower order Sigma Delta modulator and can simultaneously optimize the jitter and the modulation profile. In addition, the method of two-path is applied to the loop filter to reduce the capacitance value such that the total integration can be achieved. The proposed SSCG has been fabricated in a 0.35 mu m CMOS process. The clock of 400 MHz with center spread ratios of 1.25% and 2.5% are verified. The peak EMI reduction is 19.73 dB for the case of 2.5%. The size of chip area is 0.90 X 0.89 mm(2).en_US
dc.language.isoen_USen_US
dc.subjectphase-locked loops (PLLs)en_US
dc.subjectspread spectrumen_US
dc.subjecttwo-pointen_US
dc.subjectfractional-Nen_US
dc.titleA high performance spread spectrum clock generator using two-point modulation schemeen_US
dc.typeArticleen_US
dc.identifier.doi10.1093/ietele/e91-c.6.911en_US
dc.identifier.journalIEICE TRANSACTIONS ON ELECTRONICSen_US
dc.citation.volumeE91Cen_US
dc.citation.issue6en_US
dc.citation.spage911en_US
dc.citation.epage917en_US
dc.contributor.department傳播研究所zh_TW
dc.contributor.departmentInstitute of Communication Studiesen_US
dc.identifier.wosnumberWOS:000256861800013-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000256861800013.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。