完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hu, Vita Pi-Ho | en_US |
dc.contributor.author | Fan, Ming-Long | en_US |
dc.contributor.author | Hsieh, Chien-Yu | en_US |
dc.contributor.author | Su, Pin | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2014-12-08T15:12:04Z | - |
dc.date.available | 2014-12-08T15:12:04Z | - |
dc.date.issued | 2011-03-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2010.2099661 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/9247 | - |
dc.description.abstract | This paper analyzes the impacts of intrinsic process variations and negative bias temperature instability (NBTI)/positive BTI (PBTI)-induced time-dependent variations on the stability/variability of 6T FinFET static random access memory (SRAM) cells with various surface orientations and gate dielectrics. Due to quantum confinement, (110)-oriented pull-down n-channel FETs with fin line-edge roughness (LER) show larger Vread, 0 and Vtrip variations, thus degrading READ static noise margin (RSNM) and its variability. Pull-up p-channel FETs with fin LER that are (100)-oriented show larger Vwrite, 0 and Vtrip variations, hence degrade the variability of WRITE SNM. The combined effects of intrinsic process variations and NBTI/PBTI-induced statistical variations have been examined to optimize the FinFET SRAM cells. Worst-case stress scenario for SNM stability/variability is analyzed. With the presence of both NBTI and PBTI in high-k metal-gate FinFET SRAM, the RSNM suffers significant degradation as Vread, 0 increases, whereas Vtrip simultaneously decreases. Variability comparisons for FinFET SRAM cells with different gate stacks (SiO(2) and SiO(2)/HfO(2)) are also examined. Our paper indicates that the consideration of NBTI/PBTI-induced temporal variation changes the optimal choice of FinFET SRAM cell surface orientations in terms of the mu/sigma ratio in RSNM. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | FinFET | en_US |
dc.subject | negative bias temperature instability (NBTI) | en_US |
dc.subject | positive bias temperature instability (PBTI) | en_US |
dc.subject | static random access memory (SRAM) | en_US |
dc.subject | surface orientation | en_US |
dc.subject | variability | en_US |
dc.title | FinFET SRAM Cell Optimization Considering Temporal Variability Due to NBTI/PBTI, Surface Orientation and Various Gate Dielectrics | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2010.2099661 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 58 | en_US |
dc.citation.issue | 3 | en_US |
dc.citation.spage | 805 | en_US |
dc.citation.epage | 811 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000287665700032 | - |
dc.citation.woscount | 7 | - |
顯示於類別: | 期刊論文 |