Full metadata record
DC FieldValueLanguage
dc.contributor.author李鎮宜en_US
dc.contributor.authorLEE CHEN-YIen_US
dc.date.accessioned2014-12-13T10:35:22Z-
dc.date.available2014-12-13T10:35:22Z-
dc.date.issued2001en_US
dc.identifier.govdocNSC90-2215-E009-105zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/93384-
dc.identifier.urihttps://www.grb.gov.tw/search/planDetail?id=665804&docId=126399en_US
dc.description.sponsorship行政院國家科學委員會zh_TW
dc.language.isozh_TWen_US
dc.subject鎖相迴路zh_TW
dc.subject電路設計zh_TW
dc.subject振盪電路zh_TW
dc.subjectPhase lock loop (PLL)en_US
dc.subjectCircuit designen_US
dc.subjectoscillation circuiten_US
dc.title全數位鎖相迴路設計與應用之研究(III)zh_TW
dc.titleThe Study of all Digital Phase Lock Loop Design and Its Applications(III)en_US
dc.typePlanen_US
dc.contributor.department交通大學電子工程系zh_TW
Appears in Collections:Research Plans


Files in This Item:

  1. 902215E009105.pdf
  2. 902215E009105.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.