標題: High-performance nanowire TFTs with metal-induced lateral crystallized poly-Si channels
作者: Chang, Chia-Wen
Chen, Szu-Fen
Chang, Che-Lun
Deng, Chih-Kang
Huang, Jiun-Jia
Lei, Tan-Fu
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: metal-induced lateral crystallization (MILC);nanowires (NWs);thin-film transistors (TFTs);triple-gate structure
公開日期: 1-May-2008
摘要: High-performance poly-Si thin-film transistors (TFTs) with 50-nm nanowire (NW) channels fabricated by integrating a simple spacer formation scheme and metal-induced-lateral-crystallization (MILC) technique are proposed. By using the sidewall spacer formation scheme, the NW channels with nanometer-scale feature sizes can be easily fabricated, exhibiting superior channel controllability through the triple-gate structure. In employing the MILC technique, the grain crystallinity of NW channels is significantly superior to that formed by the solid-phase-crystallization (SPC) technique. Therefore, the MILC NW TFT exhibits greatly improved electrical performances, including lower threshold voltage, steeper subthreshold swing, and higher field-effect mobility, as compared to those of the SPC NW TFT. Moreover, the superior threshold-voltage rolloff characteristics of MILC NW TFT are also demonstrated.
URI: http://dx.doi.org/10.1109/LED.2008.920977
http://hdl.handle.net/11536/9392
ISSN: 0741-3106
DOI: 10.1109/LED.2008.920977
期刊: IEEE ELECTRON DEVICE LETTERS
Volume: 29
Issue: 5
起始頁: 474
結束頁: 476
Appears in Collections:Articles


Files in This Item:

  1. 000255317400017.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.