Skip navigation
瀏覽
學術出版
教師專書
期刊論文
會議論文
研究計畫
畢業論文
專利資料
技術報告
數位教材
開放式課程
專題作品
喀報
交大建築展
明竹
活動紀錄
圖書館週
研究攻略營
畢業典禮
開學典禮
數位典藏
楊英風數位美術館
詩人管管數位典藏
歷史新聞
交大 e-News
交大友聲雜誌
陽明交大電子報
陽明交大英文電子報
陽明電子報
校內出版品
交大出版社
交大法學評論
管理與系統
新客家人群像
全球客家研究
犢:傳播與科技
資訊社會研究
交大資訊人
交大管理學報
數理人文
交大學刊
交通大學學報
交大青年
交大體育學刊
陽明神農坡彙訊
校務大數據研究中心電子報
人間思想
文化研究
萌牙會訊
Inter-Asia Cultural Studies
醫學院年報
醫學院季刊
陽明交大藥學系刊
永續發展成果年報
Open House
畢業紀念冊
畢業紀念冊
項目
公開日期
作者
標題
關鍵字
研究人員
English
繁體
简体
目前位置:
國立陽明交通大學機構典藏
瀏覽 的方式: 作者 Yu, Chang-Hung
跳到:
0-9
A
B
C
D
E
F
G
H
I
J
K
L
M
N
O
P
Q
R
S
T
U
V
W
X
Y
Z
或是輸入前幾個字:
排序方式:
標題
公開日期
上傳日期
排序方式:
升冪排序
降冪排序
結果/頁面
5
10
15
20
25
30
35
40
45
50
55
60
65
70
75
80
85
90
95
100
作者/紀錄:
全部
1
5
10
15
20
25
30
35
40
45
50
顯示 1 到 20 筆資料,總共 22 筆
下一頁 >
公開日期
標題
作者
2014
Anomalous Electrostatics and Intrinsic Variability in GeOI p-MOSFET
Yu, Chang-Hung
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-一月-2016
Benchmarking of Monolayer and Bilayer Two-Dimensional Transition Metal Dichalcogenide (TMD) Based Logic Circuits and 6T SRAM Cells
Yu, Chang-Hung
;
Su, Pin
;
Chuang, Ching-Te
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-八月-2014
Built-in Effective Body-Bias Effect in Ultra-Thin-Body Hetero-Channel III-V-on-Insulator n-MOSFETs
Yu, Chang-Hung
;
Su, Pin
;
交大名義發表
;
電子工程學系及電子研究所
;
National Chiao Tung University
;
Department of Electronics Engineering and Institute of Electronics
2015
Built-in Effective Body-Bias Effect in UTBB Hetero-Channel MOSFETs and Its Suppression
Yu, Chang-Hung
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-一月-2017
Evaluation of Analog Performance of Monolayer and Bilayer Two-Dimensional Transition Metal Dichalcogenide (TMD) MOSFETs
Lee, Hung-Yi
;
Yu, Chang-Hung
;
Su, Pin
;
Chuang, Ching-Te
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-二月-2016
Evaluation of Monolayer and Bilayer 2-D Transition Metal Dichalcogenide Devices for SRAM Applications
Yu, Chang-Hung
;
Fan, Ming-Long
;
Yu, Kuan-Chin
;
Hu, Vita Pi-Ho
;
Su, Pin
;
Chuang, Ching-Te
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-一月-2016
Impact of Quantum Capacitance on Intrinsic Inversion Capacitance Characteristics and Inversion-Charge Loss for Multigate III-V-on-Insulator nMOSFETs
Shen, Hsin-Hung
;
Shen, Shih-Lun
;
Yu, Chang-Hung
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-七月-2012
Impact of Quantum Confinement on Backgate-Bias Modulated Threshold-Voltage and Subthreshold Characteristics for Ultra-Thin-Body GeOI MOSFETs
Yu, Chang-Hung
;
Wu, Yu-Sheng
;
Hu, Vita Pi-Ho
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-三月-2012
Impact of Quantum Confinement on Subthreshold Swing and Electrostatic Integrity of Ultra-Thin-Body GeOI and InGaAs-OI n-MOSFETs
Yu, Chang-Hung
;
Wu, Yu-Sheng
;
Hu, Vita Pi-Ho
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
七月-2016
Impact of Random Variations on Cell Stability and Write-Ability of Low-Voltage SRAMs Using Monolayer and Bilayer Transition Metal Dichalcogenide (TMD) MOSFETs
Yu, Chang-Hung
;
Su, Pin
;
Chuang, Ching-Te
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
2015
Investigation and Benchmark of Intrinsic Drain-Induced-Barrier-Lowering (DIBL) for Ultra-Thin-Body III-V-on-Insulator n-MOSFETs
Yu, Chang-Hung
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-一月-2013
Investigation of Backgate-Bias Dependence of Intrinsic Variability for UTB Hetero-Channel MOSFETs Considering Quantum Confinement
Yu, Chang-Hung
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-三月-2014
Investigation of Backgate-Bias Dependence of Threshold-Voltage Sensitivity to Process and Temperature Variations for Ultra-Thin-Body Hetero-Channel MOSFETs
Yu, Chang-Hung
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-一月-2015
Investigation of Multi-V-th Efficiency for Trigate GeOI p-MOSFETs Using Analytical Solution of 3-D Poisson\'s Equation
Wu, Shu-Hua
;
Yu, Chang-Hung
;
Chiang, Chun-Hsien
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-十一月-2015
New Findings on the Drain-Induced Barrier Lowering Characteristics for Tri-Gate Germanium-on-Insulator p-MOSFETs
Wu, Shu-Hua
;
Yu, Chang-Hung
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-五月-2017
Performance and Stability Benchmarking of Monolithic 3-D Logic Circuits and SRAM Cells With Monolayer and Few-Layer Transition Metal Dichalcogenide MOSFETs
Yu, Chang-Hung
;
Su, Pin
;
Chuang, Ching-Te
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
2016
Performance Benchmarking of Monolayer and Bilayer Two-Dimensional Transition Metal Dichalcogenide (TMD) Based Logic Circuits
Yu, Chang-Hung
;
Su, Pin
;
Chuang, Ching-Te
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-一月-2017
Performance Evaluation of Pass-Transistor-Based Circuits using Monolayer and Bilayer 2-D Transition Metal Dichalcogenide (TMD) MOSFETs for 5.9nm Node
Yu, Chang-Hung
;
Zheng, Jun-Teng
;
Su, Pin
;
Chuang, Ching-Te
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
2016
Stability Optimization of Monolithic 3-D MoS2-n/WSe2-p SRAM Cells for Superthreshold and Near-/Sub-threshold Applications
Yu, Chang-Hung
;
Su, Pin
;
Chuang, Ching-Te
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics
1-一月-2017
Theoretical Investigation of DIBL Characteristics for Scaled Tri-Gate InGaAs-OI n-MOSFETs Including Sensitivity to Process Variations
Wu, Shu-Hua
;
Yu, Chien-Lin
;
Yu, Chang-Hung
;
Su, Pin
;
電子工程學系及電子研究所
;
Department of Electronics Engineering and Institute of Electronics