標題: Measurement of channel stress using gate direct tunneling current in uniaxially stressed nMOSFETs
作者: Hsieh, Chen-Yu
Chen, Ming-Jer
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: mechanical stress;MOSFET;piezoresistance;shallow trench isolation (STI);strain;tunneling
公開日期: 1-Sep-2007
摘要: We measure the conduction-band electron direct tunneling current through the 1.27-nm gate oxide of nMOSFETs transistors that undergo longitudinal stress via a layout technique. With known process parameters and published deformation potential constants as input, fitting of the measured direct tunneling current versus gate voltage leads to the channel stress of around 0, -100, and -300 MPa for a gate-to-trench isolation spacing of 2.4, 0.495, and 0.21 mu m, respectively. To examine the accuracy of the method, a link with the mobility and threshold voltage measurements on the same device is conducted. The resulting piezoresistance coefficient and band offset are in good agreement with the literature values. The layout technique used is validated as well.
URI: http://dx.doi.org/10.1109/LED.2007.902985
http://hdl.handle.net/11536/10383
ISSN: 0741-3106
DOI: 10.1109/LED.2007.902985
期刊: IEEE ELECTRON DEVICE LETTERS
Volume: 28
Issue: 9
起始頁: 818
結束頁: 820
Appears in Collections:Articles


Files in This Item:

  1. 000249023500013.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.