標題: Hybrid word-length optimization methods of pipelined FFT processors
作者: Wang, Cheng-Yeh
Kuo, Chih-Bin
Jou, Jing-Yang
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: pipelined FFT processor;signal-to-quantization noise ratio;word-length optimization;statistical analysis;simulation-based analysis;upper-bound word-length;lower-bound word-length
公開日期: 1-Aug-2007
摘要: Quickly and accurately predicting the performance based on the requirements for IP-based system implementations optimizes the design and reduces the design time and overall cost. This study describes a novel hybrid method for the word-length optimization of pipelined FFT processors that is the arithmetic kernel of OFDM-based systems. This methodology utilizes the rapid computing of statistical analysis and the accurate evaluation of simulation-based analysis to investigate a speedy optimization flow. A statistical error model for varying word-lengths of PE stages of an FFT processor was developed to support this optimization flow. Experimental results designate that the word-length optimization employing the speedy flow reduces the percentage of the total area of the FFT processor that increases with an increasing FFT length. Finally, the proposed hybrid method requires a shorter prediction time than the absolute simulation-based method does and achieves more accurate outcomes than a statistical calculation does.
URI: http://dx.doi.org/10.1109/TC.2007.1059
http://hdl.handle.net/11536/10465
ISSN: 0018-9340
DOI: 10.1109/TC.2007.1059
期刊: IEEE TRANSACTIONS ON COMPUTERS
Volume: 56
Issue: 8
起始頁: 1105
結束頁: 1118
Appears in Collections:Articles


Files in This Item:

  1. 000248083100007.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.