標題: | Transient-induced latchup dependence on power-pin damping frequency and damping factor in CMOS integrated circuits |
作者: | Hsu, Sheng-Fu Ker, Ming-Dou 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | bipolar-trigger voltage;latchup;silicon-controlled rectifier (SCR);system-level electrostatic-discharge (ESD) test;transient-induced latchup (TLU) |
公開日期: | 1-八月-2007 |
摘要: | The bipolar (underdamped sinusoidal) transient noise on power pins of CMOS integrated circuits (ICs) can trigger latchup in CMOS ICs under system-level electrostatic-discharge test. Two dominant parameters of bipolar transient noise-damping frequency and damping factor-strongly depend on system shielding, board-level noise filter, chip-/board-level layout, etc. The transient-induced-latchup (TLU) dependence on power-pin damping frequency and damping factor was characterized by device simulation and verified by experimental measurement. From the simulation results, bipolar-trigger waveforms with damping frequencies of several tens of megahertz can trigger the TLU.most easily. However, TLU is less sensitive to the bipolar-trigger waveforms with an excessively large damping factor or an excessively low/high damping frequency. The simulation results have been experimentally verified with the silicon-controlled-rectifier (SCR) test structures that are fabricated in a 0.25-mu m CMOS technology. |
URI: | http://dx.doi.org/10.1109/TED.2007.901391 http://hdl.handle.net/11536/10524 |
ISSN: | 0018-9383 |
DOI: | 10.1109/TED.2007.901391 |
期刊: | IEEE TRANSACTIONS ON ELECTRON DEVICES |
Volume: | 54 |
Issue: | 8 |
起始頁: | 2002 |
結束頁: | 2010 |
顯示於類別: | 期刊論文 |