標題: Component-level measurement for transient-induced latch-up in CMOS ICs under system-level ESD considerations
作者: Ker, Ming-Dou
Hsu, Sheng-Fu
電機學院
College of Electrical and Computer Engineering
關鍵字: holding voltage;latch-up;silicon-controlled rectifier (SCR);system-level electrostatic discharge (ESD) test;transient-induced latch-up (TLU)
公開日期: 1-九月-2006
摘要: To accurately evaluate the immunity of CMOS ICs against transient-induced latch-up (TLU) under the system-level electrostatic discharge (ESD) test for electromagnetic compatibility (EMC) regulation, an efficient component-level TLU measurement setup with bipolar (underdamped sinusoidal) trigger is developed in this paper. A current-blocking diode and a current-limiting resistance, which are generally suggested to be used in the TLU measurement setup with bipolar trigger, are investigated for their impacts to both the bipolar trigger waveforms and the TLU immunity of the device under test (DUT). All the experimental results have been successfully verified with device simulation. Finally, a TLU measurement setup without a current-blocking diode but with a small current-limiting resistance, which can accurately evaluate the TLU immunity of CMOS ICs with neither overestimation nor electrical-over-stress damage to the DUT during the TLU test, is suggested. The suggested measurement setup has been verified with silicon-controlled-rectifier test structures and real circuitry (ring oscillator) fabricated in 0.25-mu m CMOS technology.
URI: http://dx.doi.org/10.1109/TDMR.2006.882203
http://hdl.handle.net/11536/11809
ISSN: 1530-4388
DOI: 10.1109/TDMR.2006.882203
期刊: IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY
Volume: 6
Issue: 3
起始頁: 461
結束頁: 472
顯示於類別:期刊論文


文件中的檔案:

  1. 000241787400017.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。