完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | LIU, Chih-Hao | en_US |
dc.contributor.author | Liao, Yen-Chin | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.contributor.author | Chang, Hsie-Chia | en_US |
dc.contributor.author | Hsu, Yarsun | en_US |
dc.date.accessioned | 2014-12-16T06:15:50Z | - |
dc.date.available | 2014-12-16T06:15:50Z | - |
dc.date.issued | 2009-02-05 | en_US |
dc.identifier.govdoc | H03M013/47 | zh_TW |
dc.identifier.govdoc | G06F011/00 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/105545 | - |
dc.description.abstract | An operating method applied to low density parity check (LDPC) decoders and the circuit thereof are proposed, in which original bit nodes are incorporated into check nodes for simultaneous operation. The bit node messages are generated according to the different between the newly generated check messages and the previously check node messages. The bit node messages can be updated immediately, and the decoder throughput can be improved. In the other way, the required memory of LDPC decoders can be effectively reduced, and the decoding speed can also be enhanced. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | OPERATING METHOD APPLIED TO LOW DENSITY PARITY CHECK (LDPC) DECODER AND CIRCUIT THEREOF | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 20090037799 | zh_TW |
顯示於類別: | 專利資料 |