標題: Operations of poly-Si nanowire thin-film transistors with a multiple-gated configuration
作者: Su, C. J.
Lin, H. C.
Tsai, H. H.
Hsu, H. H.
Wang, T. M.
Huang, T. Y.
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 30-五月-2007
摘要: In this study, a novel multiple-gated (MG) thin-film transistor (TFT) with poly-Si nanowire ( NW) channels is fabricated using a simple process flow. In the proposed new transistors, poly-Si NWs were formed in a self-aligned manner and were precisely positioned with respect to the source/drain, and the side-gate. Moreover, the NW channels are surrounded by three gates, i.e., top-gate, side-gate and bottom-gate, resulting in much stronger gate controllability over the NW channels, and greatly enhanced device performance over the conventional single-gated TFTs. Furthermore, the independently applied top-gate and/or bottom-gate biases could be utilized to adjust the threshold voltage of NW channels in a reliable manner, making the scheme suitable for practical applications.
URI: http://dx.doi.org/10.1088/0957-4484/18/21/215205
http://hdl.handle.net/11536/10779
ISSN: 0957-4484
DOI: 10.1088/0957-4484/18/21/215205
期刊: NANOTECHNOLOGY
Volume: 18
Issue: 21
結束頁: 
顯示於類別:期刊論文


文件中的檔案:

  1. 000246590200005.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。