標題: | Design on power-rail ESD clamp circuit for 3.3-V I/O interface by using only 1-V/2.5-V low-voltage devices in a 130-nm CMOS process |
作者: | Ker, Ming-Dou Chen, Wen-Yi Hsu, Kuo-Chun 電機學院 College of Electrical and Computer Engineering |
關鍵字: | electrostatic discharge (ESD);ESD protection circuit;high-voltage tolerant;power-rail ESD clamp circuit;substrate-triggered technique |
公開日期: | 1-Oct-2006 |
摘要: | A new power-rail electrostatic discharge (ESD) clamp circuit for application in 3.3-V mixed-voltage input-output (I/O) interface is proposed and verified in a 130-nm 1-V/2.5-V CMOS process. The devices in this power-rail ESD clamp circuit are all 1-V or 2.5-V low-voltage nMOS/pMOS devices, which are specially designed without suffering the gate-oxide reliability issue under 3.3-V I/O interface applications. A special ESD detection circuit realized with the low-voltage devices is designed and added in the power-rail ESD clamp circuit to improve ESD robustness of ESD clamp devices by substrate-triggered technique. The experimental results verified in a 130-nm CMOS process have proven the excellent effectiveness of this new proposed power-rail ESD clamp circuit. |
URI: | http://dx.doi.org/10.1109/TCSI.2006.882818 http://hdl.handle.net/11536/11699 |
ISSN: | 1057-7122 |
DOI: | 10.1109/TCSI.2006.882818 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS |
Volume: | 53 |
Issue: | 10 |
起始頁: | 2187 |
結束頁: | 2193 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.