完整後設資料紀錄
DC 欄位語言
dc.contributor.authorShih, Yi-Shingen_US
dc.contributor.authorTarng, Jenn-Hwanen_US
dc.date.accessioned2014-12-08T15:16:21Z-
dc.date.available2014-12-08T15:16:21Z-
dc.date.issued2006-06-25en_US
dc.identifier.issn1349-2543en_US
dc.identifier.urihttp://dx.doi.org/10.1587/elex.3.276en_US
dc.identifier.urihttp://hdl.handle.net/11536/12133-
dc.description.abstractA novel design for a high-speed divide-by-3/4 counter is presented. The proposed design reduces not only the critical path delay but also the feedback path delay, hence it can increase the operating speed. With this divide-by-3/4 counter, a divide-by-127/128 dual-modulus prescaler (DMP), implemented in 0.18 mu m CMOS technology, shows a maximum operating frequency of 7.0 GHz with 2.4mW power consumption at 1.8V supply voltage, which has 25% speed improvement and still consumes less power as well compared to the recently-reported one.en_US
dc.language.isoen_USen_US
dc.subjectprescaleren_US
dc.subjecthigh-speed circuitsen_US
dc.subjectsynchronous counteren_US
dc.titleA novel design of high-speed divide-by-3/4 counter for a dual-modulus prescaleren_US
dc.typeArticleen_US
dc.identifier.doi10.1587/elex.3.276en_US
dc.identifier.journalIEICE ELECTRONICS EXPRESSen_US
dc.citation.volume3en_US
dc.citation.issue12en_US
dc.citation.spage276en_US
dc.citation.epage280en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000241914100004-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000241914100004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。