Title: A High-Speed HBT Prescaler Based on the Divide-by-Two Topology
Authors: Wei, Hung-Ju
Meng, Chinchun
Chang, Yuwen
Lin, Yi-Chen
Huang, Guo-Wei
電信工程研究所
Institute of Communications Engineering
Keywords: GaInP/GaAs HBT;SiGe HBT;Dual-Modulus;Divide-by4/5;Prescaler;Emitter Couple Logic (ECL)
Issue Date: 2007
Abstract: This paper demonstrates the Divide-by4/5 prescalers with merged AND gates in 2 mu m GaInP/GaAs heterojunction bipolar transistor (HBT) and 035 mu m SiGe HBT technologies. By biasing the HBT near the peak transit-time frequency (f(tau)), the maximum operating frequency of a D-type flip-flop (D-FF) can be promoted. At the supply voltage of 5 V, the GaInP/GaAs prescaler operates from 30 MHz to 5.2 GHz, and the SiGe prescaler has the higher-speed performance of 1 GHz similar to 8 GHz at the cost of power consumption.
URI: http://hdl.handle.net/11536/10633
ISBN: 978-1-4244-0748-4
Journal: 2007 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5
Begin Page: 755
End Page: 758
Appears in Collections:Conferences Paper