標題: A clock generator with cascaded dynamic frequency counting loops for wide multiplication range applications
作者: Chen, PL
Chung, CC
Yang, JN
Lee, CY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: clock generator;digitally controlled oscillator (DCO);digitally controlled varactor (DCV);dynamic frequency counting (DFC);phase-locked loop (PLL)
公開日期: 1-六月-2006
摘要: This work presents a clock generator with cascaded dynamic frequency counting (DFC) loops for wide multiplication range applications. The DFC loop, which uses variable time period to estimate and tune the frequency of the digitally controlled oscillator (DCO), enhances the resolution of frequency detection. The conventional phase-frequency detector (PFD) and programmable divider are replaced with a digital arithmetic comparator and a DCO timing counter. The value in the DCO timing counter is separated into quotient and remainder vectors. A threshold region is set in the remainder vector to reduce the influence of jitter variation in frequency detection. The loop stability can be retained by cascading two DFC loops when the multiplication factor (N) is large. The proposed clock generator achieves a multiplication range from 4 to 13 888 with output peak-to-peak jitter less than 2.8% of clock period. A test chip for the proposed clock generator is fabricated in 0.18-mu m CMOS process with core area of 0.16 mm(2). Power consumption is 15 mW.@ 378 MHz with 1.8-V supply voltage.
URI: http://dx.doi.org/10.1109/JSSC.2006.874273
http://hdl.handle.net/11536/12194
ISSN: 0018-9200
DOI: 10.1109/JSSC.2006.874273
期刊: IEEE JOURNAL OF SOLID-STATE CIRCUITS
Volume: 41
Issue: 6
起始頁: 1275
結束頁: 1285
顯示於類別:期刊論文


文件中的檔案:

  1. 000238153800005.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。