完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, I-Weien_US
dc.contributor.authorShann, Jean Jyh-Jiunen_US
dc.contributor.authorHsu, Wei-Chungen_US
dc.contributor.authorChung, Chung-Pingen_US
dc.date.accessioned2015-07-21T11:20:38Z-
dc.date.available2015-07-21T11:20:38Z-
dc.date.issued2014-11-01en_US
dc.identifier.issn1539-9087en_US
dc.identifier.urihttp://dx.doi.org/10.1145/2560039en_US
dc.identifier.urihttp://hdl.handle.net/11536/124134-
dc.description.abstractIn order to satisfy the growing demand for high-performance computing in modern embedded devices, several architectural and microarchitectural enhancements have been implemented in processor architectures. Extended instruction (EI) is often used for architectural enhancement, while issuing multiple instructions is a common approach for microarchitectural enhancement. The impact of combining both of these approaches in the same design is not well understood. While previous studies have shown that EI can potentially improve performance in some applications on certain multiple-issue architectures, the algorithms used to identify EI for multiple-issue architectures yield only limited performance improvement. This is because not all arithmetic operations are suited for EI for multiple-issue architectures. To explore the full potential of EI for multiple-issue architectures, two important factors need to be considered: (1) the execution performance of an application is dominated by critical (located on the critical path) and highly resource-contentious (i.e., having a high probability of being delayed during execution due to hardware resource limitations) operations, and (2) an operation may become critical and/or highly resource contentious after some operations are added to the EI. This article presents an EI exploration algorithm for multiple-issue architectures that focuses on these two factors. Simulation results show that the proposed algorithm outperforms previously published algorithms.en_US
dc.language.isoen_USen_US
dc.subjectAlgorithmsen_US
dc.subjectDesignen_US
dc.subjectPerformanceen_US
dc.subjectExtended instruction (EI)en_US
dc.subjectinstruction set extension (ISE)en_US
dc.subjectmultiple-issue architectureen_US
dc.subjectcustomizable processoren_US
dc.subjectapplication-specific instruction-set processor (ASIP)en_US
dc.titleExtended Instruction Exploration for Multiple-Issue Architecturesen_US
dc.typeArticleen_US
dc.identifier.doi10.1145/2560039en_US
dc.identifier.journalACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMSen_US
dc.citation.volume13en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000346219200019en_US
dc.citation.woscount0en_US
顯示於類別:期刊論文


文件中的檔案:

  1. 000346219200019.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。