Title: A Jitter Measurement Circuit Based On Dual Resolution Vernier Oscillator
Authors: Tang, Wei
Feng, Jianhua
Lee, Chunglen
電機學院
College of Electrical and Computer Engineering
Keywords: timing jitter;on-chip;vernier oscillator;jitter measurement
Issue Date: 2009
Abstract: This paper presents a new on-chip jitter measurement circuit based on a dual vernier oscillator (VO) structure. The new structure measures the jitter with a low resolution VO first and then with a high resolution VO, thus greatly expanding the measurement range of the jitter and reducing the test time. The oscillators are implemented with differential digital controlled delay elements, whose oscillation periods can be precisely controlled The circuit has been implemented and verified with the SMIC 0.18 mu m technology and has been shown to have the ability of measuring jitters in the pico-second range.
URI: http://dx.doi.org/10.1109/ASICON.2009.5351194
http://hdl.handle.net/11536/134922
ISBN: 978-1-4244-3868-6
DOI: 10.1109/ASICON.2009.5351194
Journal: 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS
Begin Page: 1213
End Page: +
Appears in Collections:Conferences Paper