標題: A 2 x 20-Gb/s, 1.2-pJ/bit, Time-Interleaved Optical Receiver in 40-nm CMOS
作者: Huang, Shih-Hao
Hung, Zheng-Hao
Chen, Wei-Zen
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Monolithic optical receiver;high-density optical interconnect;photodetector (PD);comparator
公開日期: 2014
摘要: This paper describes a single-chip, 2 x 20-Gb/s time-interleaved integrating-type optical receiver. Combining with correlation-based timing recovery and 1: 4 demultiplexer, it achieves a high energy efficiency of 1.2-pJ/bit. By incorporating the proposed alternating photodetector (ALPD) current-sensing scheme, the front-end receiver is 4-way time-interleaved to increase input sensitivity and relax operating speed of digital comparator. The optical receiver achieves an input sensitivity of 44 mu A(pp) at bit-error-rate of less than 10(-12). Fabricated in a 40-nm bulk CMOS technology, the chip size is 0.46 mm(2).
URI: http://hdl.handle.net/11536/135865
ISBN: 978-1-4799-4089-9
期刊: 2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC)
起始頁: 97
結束頁: 100
Appears in Collections:Conferences Paper