完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hong, Zheng-Hao | en_US |
dc.contributor.author | Chen, Wei-Zen | en_US |
dc.date.accessioned | 2017-04-21T06:49:42Z | - |
dc.date.available | 2017-04-21T06:49:42Z | - |
dc.date.issued | 2014 | en_US |
dc.identifier.isbn | 978-1-4799-4089-9 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135870 | - |
dc.description.abstract | A 19-27-Gb/s receiver comprising of a continuous time linear equalizer (CTLE) followed by a 2 tap decision feedback equalizer embedded clock and data recovery circuit is implemented. The hybrid CDR is operated at half rate, which is incorporated into a broad band PLL to facilitate ISI and jitter suppression over wide band operation. A quadrature relaxation type oscillator is proposed to provide the sampling phases without bulky inductors. Fabricated in a 40 nm CMOS technology, the whole receiver manifests a high energy efficiency of 3.12pJ/bit at 27 Gbps operation to compensate 20 dB channel loss at Nyquist frequency. The core area is 0.09 mm(2) only. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | CTLE | en_US |
dc.subject | DFE | en_US |
dc.subject | CDR | en_US |
dc.subject | PLL | en_US |
dc.title | A 3.12 pJ/bit, 19-27 Gbps Receiver with 2 Tap-DFE Embedded Clock and Data Recovery | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC) | en_US |
dc.citation.spage | 277 | en_US |
dc.citation.epage | 280 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000380484900070 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |