完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHong, Zheng-Haoen_US
dc.contributor.authorChen, Wei-Zenen_US
dc.date.accessioned2017-04-21T06:49:42Z-
dc.date.available2017-04-21T06:49:42Z-
dc.date.issued2014en_US
dc.identifier.isbn978-1-4799-4089-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/135870-
dc.description.abstractA 19-27-Gb/s receiver comprising of a continuous time linear equalizer (CTLE) followed by a 2 tap decision feedback equalizer embedded clock and data recovery circuit is implemented. The hybrid CDR is operated at half rate, which is incorporated into a broad band PLL to facilitate ISI and jitter suppression over wide band operation. A quadrature relaxation type oscillator is proposed to provide the sampling phases without bulky inductors. Fabricated in a 40 nm CMOS technology, the whole receiver manifests a high energy efficiency of 3.12pJ/bit at 27 Gbps operation to compensate 20 dB channel loss at Nyquist frequency. The core area is 0.09 mm(2) only.en_US
dc.language.isoen_USen_US
dc.subjectCTLEen_US
dc.subjectDFEen_US
dc.subjectCDRen_US
dc.subjectPLLen_US
dc.titleA 3.12 pJ/bit, 19-27 Gbps Receiver with 2 Tap-DFE Embedded Clock and Data Recoveryen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC)en_US
dc.citation.spage277en_US
dc.citation.epage280en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380484900070en_US
dc.citation.woscount0en_US
顯示於類別:會議論文