完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Ying-Liang | en_US |
dc.contributor.author | Hsu, Terng-Yin | en_US |
dc.date.accessioned | 2017-04-21T06:48:24Z | - |
dc.date.available | 2017-04-21T06:48:24Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4799-8748-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/136008 | - |
dc.description.abstract | This work utilizes the dynamic current scaling (DCS) to control the pMOS array for outputting the sufficient operating current. It makes the FFT modules work under the lower power-consummation operating mode. Furthermore, to guarantee the DCS current is enough for the whole system. We need the online error detection. In this work, we just apply the adaptive sequential elements to determine the critical path delay and whether the timing constraint is met or not. When the error occurred, the system will perform the re-computing process to increase clock rate to recover errors via dynamic frequency scaling (DFS). All this work was synthesized and simulated with TSMC 65nm technology. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Fast Fourier Transform (FFT) | en_US |
dc.subject | Dynamic Current and Frequency Scaling (DCFS) | en_US |
dc.subject | Semi-Asynchronous Clocking Access Scheme (SACA) | en_US |
dc.subject | Error-Tolerant | en_US |
dc.title | Error-Tolerant and Energy-Efficient FFT with Dynamic Current and Frequency Scaling (DCFS) | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 IEEE 5TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN) | en_US |
dc.citation.spage | 397 | en_US |
dc.citation.epage | 400 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000380452700086 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |