完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Ying-Liangen_US
dc.contributor.authorHsu, Terng-Yinen_US
dc.date.accessioned2017-04-21T06:48:24Z-
dc.date.available2017-04-21T06:48:24Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4799-8748-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/136008-
dc.description.abstractThis work utilizes the dynamic current scaling (DCS) to control the pMOS array for outputting the sufficient operating current. It makes the FFT modules work under the lower power-consummation operating mode. Furthermore, to guarantee the DCS current is enough for the whole system. We need the online error detection. In this work, we just apply the adaptive sequential elements to determine the critical path delay and whether the timing constraint is met or not. When the error occurred, the system will perform the re-computing process to increase clock rate to recover errors via dynamic frequency scaling (DFS). All this work was synthesized and simulated with TSMC 65nm technology.en_US
dc.language.isoen_USen_US
dc.subjectFast Fourier Transform (FFT)en_US
dc.subjectDynamic Current and Frequency Scaling (DCFS)en_US
dc.subjectSemi-Asynchronous Clocking Access Scheme (SACA)en_US
dc.subjectError-Toleranten_US
dc.titleError-Tolerant and Energy-Efficient FFT with Dynamic Current and Frequency Scaling (DCFS)en_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 IEEE 5TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN)en_US
dc.citation.spage397en_US
dc.citation.epage400en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000380452700086en_US
dc.citation.woscount0en_US
顯示於類別:會議論文