完整後設資料紀錄
DC 欄位語言
dc.contributor.author黃宇豪zh_TW
dc.contributor.author趙家佐zh_TW
dc.contributor.authorHuang, Yu-Haoen_US
dc.contributor.authorChao, Chia-Tsoen_US
dc.date.accessioned2018-01-24T07:38:59Z-
dc.date.available2018-01-24T07:38:59Z-
dc.date.issued2016en_US
dc.identifier.urihttp://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070350219en_US
dc.identifier.urihttp://hdl.handle.net/11536/140174-
dc.description.abstract本論文提出了一個新的故障模型來針對兩個標準單元間短路缺陷,並命名為雙單元識別故障模型。同時也展示了一個以佈局為基礎,用來自動化的從目標電路與標準單元庫中抽取有效的雙單元識別故障的方法。這些找出的雙單元識別故障可以輸出成商業自動測試圖案產生器支持的格式,以利於產生測試圖案。利用28奈米製程下的工業電路在自動測試圖案產生及故障模擬的結果展示出了雙單元識別故障並無法完全的被傳統故障模型涵蓋,包括固定型故障、轉態延遲故障、橋接故障與單元識別故障。因此雙單元識別故障需要一個獨特測試來偵測。zh_TW
dc.description.abstractThis thesis introduces a novel fault model, called the dual-cell-aware (DCA) fault model, which targets the short defects locating between two adjacent standard cells placed in the layout. A layout-based methodology is also presented to automatically extract valid DCA faults from targeted designs and cell libraries. The identified DCA faults are outputted in a format that can be applied to a commercial ATPG tool for test generation. The result of ATPG and fault simulation based on industrial designs under 28nm technology have demonstrated that the DCA faults cannot be fully covered by the tests of conventional fault models including stuck-at, transition, bridge and cell-aware faults and hence require their own designated tests to detect.en_US
dc.language.isoen_USen_US
dc.subject單元識別zh_TW
dc.subject雙單元識別zh_TW
dc.subject瑕疵導向測試zh_TW
dc.subjectCell Awareen_US
dc.subjectDual Cell Awareen_US
dc.subjectDefect Based Testen_US
dc.title單元識別及雙單元識別測試之產生方法zh_TW
dc.titleMethodology of Generating Cell-Aware and Dual-Cell-Aware Testsen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文