標題: Testing of a Low-V-MIN Data-Aware Dynamic-Supply 8T SRAM
作者: Lin, Chen-Wei
Huang, Chin-Yuan
Chao, Mango C. -T.
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2013
摘要: Due to the demand of lower power, a lot of research effort has been devoted into developing new SRAM cell designs that can operate with low supply voltage. The new SRAM cell designs have their own cell structures and design techniques, which may result in different faulty behaviors than the conventional 6T SRAM. Accordingly, specialized test methods are usually required for the uncovered faults of traditional tests. In this paper, we focus on testing open defects in a new low-V-MIN data-aware dynamic-supply 8T SRAM design. The new SRAM utilizes a data-aware dynamic-supply circuitry cooperating with two write-word-lines to assist the write and an independent read path to enhance the read-SNM. Based on the specific cell structure, we propose a novel test method for the open defects. The test method creates an in-cell self-attacking environment and can detect all the defects undetected by traditional tests in both the SRAM cell and the data-aware dynamic-supply circuitry. Also, the method requires much less test time when being compared to the traditional floating bit-line attacking method.
URI: http://hdl.handle.net/11536/23108
ISBN: 978-1-4673-5543-8
ISSN: 1093-0167
期刊: 2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS)
顯示於類別:會議論文