標題: Warpage Characteristics and Process Development of Through Silicon Via-Less Interconnection Technology
作者: Shen, Wen-Wei
Lin, Yu-Min
Wu, Sheng-Tsai
Lee, Chia-Hsin
Huang, Shin-Yi
Chang, Hsiang-Hung
Chang, Tao-Chih
Chen, Kuan-Neng
電子工程學系及電子研究所
國際半導體學院
Department of Electronics Engineering and Institute of Electronics
International College of Semiconductor Technology
關鍵字: TSV-Less Interconnection;FO-WLP
公開日期: 1-Aug-2018
摘要: In this study, through silicon via (TSV)-less interconnection using the fan-out wafer-level-packaging (FO-WLP) technology and a novel redistribution layer (RDL)-first wafer level packaging are investigated. Since warpage of molded wafer is a critical issue and needs to be optimized for process integration, the evaluation of the warpage issue on a 12-inch wafer using finite element analysis (FEA) at various parameters is presented. Related parameters include geometric dimension (such as chip size, chip number, chip thickness, and mold thickness), materials' selection and structure optimization. The effect of glass carriers with various coefficients of thermal expansion (CTE) is also discussed. Chips are bonded onto a 12-inch reconstituted wafer, which includes 2 RDL layers, 3 passivation layers, and micro bumps, followed by using epoxy molding compound process. Furthermore, an optical surface inspector is adopted to measure the surface profile and the results are compared with the results from simulation. In order to examine the quality of the TSV-less interconnection structure, electrical measurement is conducted and the respective results are presented.
URI: http://dx.doi.org/10.1166/jnn.2018.15444
http://hdl.handle.net/11536/144595
ISSN: 1533-4880
DOI: 10.1166/jnn.2018.15444
期刊: JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY
Volume: 18
起始頁: 5558
結束頁: 5565
Appears in Collections:Articles