標題: | Using power gating techniques in area-array SoC floorplan design |
作者: | Yeh, Chi-Yi Chen, Hung-Ming Huang, Li-Da Wei, Wei-Ting Lu, Chao-Hung Liu, Chien-Nan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-一月-2007 |
摘要: | Low power demand drives the development of lower power design architectures, among which power gating is one of the state-of-the-art techniques to achieve low power. NITCMOS (or sleep transistor) is applied when some of the blocks can be switched off without leakage power dissipation. This technique is widely used in circuit level design, but hardly used in higher level design stage. Due to early planning in power delivery for area-array design style, it is necessary to consider the power gating techniques in early SoC physical design stage. This paper presents a framework to insert coarse grain MTCMOS in SoC floorplanning stage, saving mainly leakage power. This work decides which modules have chance to save power by sleep transistors insertion, and reserves enough area for them during floorplarming. The results show that our approach works well and can obtain lower power floorplans with supply noise aware sleep transistor insertion in area-array architecture. |
URI: | http://hdl.handle.net/11536/151155 |
ISSN: | 2164-1676 |
期刊: | 20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS |
起始頁: | 233 |
顯示於類別: | 會議論文 |