Full metadata record
DC FieldValueLanguage
dc.contributor.authorChen, Yi-Rongen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.contributor.authorLiu, Shih-Yingen_US
dc.date.accessioned2014-12-08T15:21:20Z-
dc.date.available2014-12-08T15:21:20Z-
dc.date.issued2011en_US
dc.identifier.isbn978-1-4577-1617-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/15151-
dc.description.abstractThe semiconductor technology continue its advnacement in 3D-IC circuit. The concept of 3D-IC introduces additional dimension in latest designs by using stack structures with through-silicon via (TSV). 3D ICs replace long interconnect in 2D ICs with TSV cells. However, optimization in terms of 3D-IC is still immature in many aspects. There still exist problems in placement of standard cells and TSV cells in terms of timing optimization. In this paper, we proposed a methodology on cell placement by applying min-cut partitioning in one layer after layer assignment and address alignment constraint simultaneously. We applied Simulated Annealing to optimize timing and wirelength reduction. In final stage, a greedy legalization procedure is implemented to remove operlaps between cells and TSV cells. Experimental results show that both the wirelengths and the delay of critical paths in 3DICs are much superior compare to 2D ICs.en_US
dc.language.isoen_USen_US
dc.titleTSV-Based 3D-IC Placement for Timing Optimizationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC)en_US
dc.citation.spage290en_US
dc.citation.epage295en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000298082000062-
Appears in Collections:Conferences Paper