完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Chun-Cheng | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2019-08-02T02:14:47Z | - |
dc.date.available | 2019-08-02T02:14:47Z | - |
dc.date.issued | 2019-01-01 | en_US |
dc.identifier.isbn | 978-1-5386-9504-3 | en_US |
dc.identifier.issn | 1541-7026 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/152120 | - |
dc.description.abstract | This work studied the latch-up path between two PMOS devices powered by different supply voltages in a 0.18- m CMOS process. In IC field applications, such a non-typical latch up path between two PMOS devices was ever fired to cause unrecoverable failures. Through the silicon test chip, the latch-up path between I/O PMOS and core PMOS was investigated in details. The measurement results from the silicon chip with split test structures can be used to investigate the design rules on anode-to-cathode spacing and guard ring placement to prevent such PMOS-to-PMOS latch-up issue. In chip layout of IC products, the PMOS devices in different power domains shall be carefully checked to prevent the occurrence of such unexpected latch-up path. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | latch-up | en_US |
dc.subject | guard ring | en_US |
dc.subject | design rule | en_US |
dc.subject | holding voltage | en_US |
dc.title | Investigation on Latch-Up Path between I/O PMOS and Core PMOS in a 0.18-mu m CMOS Process | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS) | en_US |
dc.citation.spage | 0 | en_US |
dc.citation.epage | 0 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000474762500126 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |