完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Ming-Hungen_US
dc.contributor.authorChiu, Yi-Teen_US
dc.contributor.authorHwang, Weien_US
dc.date.accessioned2014-12-08T15:24:05Z-
dc.date.available2014-12-08T15:24:05Z-
dc.date.issued2012-07-01en_US
dc.identifier.issn1549-7747en_US
dc.identifier.urihttp://hdl.handle.net/11536/16754-
dc.description.abstract"In this brief, a 9T bit cell is proposed to enhance write ability by cutting off the positive feedback loop of a static random-access memory (SRAM) cross-coupled inverter pair. In read mode, an access buffer is designed to isolate the storage node from the read path for better read robustness and leakage reduction. The bit-interleaving scheme is allowed by incorporating the proposed 9T SRAM bit cell with additional write wordlines (WWL/WWLb) for soft-error tolerance. A 1-kb 9T 4-to-1 bit-interleaved SRAM is implemented in 65-nm bulk CMOS technology. The experimental results demonstrate that the test chip minimum energy point occurs at 0.3-V supply voltage. It can achieve an operation frequency of 909 kHz with 3.51-mu W active power consumption."en_US
dc.language.isoen_USen_US
dc.subjectBit-interleaving schemeen_US
dc.subjectiso-area analysisen_US
dc.subjectsubthreshold static random-access memory (SRAM)en_US
dc.titleDesign and Iso-Area V-min Analysis of 9T Subthreshold SRAM With Bit-Interleaving Scheme in 65-nm CMOSen_US
dc.typeArticleen_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFSen_US
dc.citation.volume59en_US
dc.citation.issue7en_US
dc.citation.epage429en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000307841200009-
dc.citation.woscount7-
顯示於類別:期刊論文


文件中的檔案:

  1. 000307841200009.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。