完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Ming-Hung | en_US |
dc.contributor.author | Chiu, Yi-Te | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2014-12-08T15:24:05Z | - |
dc.date.available | 2014-12-08T15:24:05Z | - |
dc.date.issued | 2012-07-01 | en_US |
dc.identifier.issn | 1549-7747 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/16754 | - |
dc.description.abstract | "In this brief, a 9T bit cell is proposed to enhance write ability by cutting off the positive feedback loop of a static random-access memory (SRAM) cross-coupled inverter pair. In read mode, an access buffer is designed to isolate the storage node from the read path for better read robustness and leakage reduction. The bit-interleaving scheme is allowed by incorporating the proposed 9T SRAM bit cell with additional write wordlines (WWL/WWLb) for soft-error tolerance. A 1-kb 9T 4-to-1 bit-interleaved SRAM is implemented in 65-nm bulk CMOS technology. The experimental results demonstrate that the test chip minimum energy point occurs at 0.3-V supply voltage. It can achieve an operation frequency of 909 kHz with 3.51-mu W active power consumption." | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Bit-interleaving scheme | en_US |
dc.subject | iso-area analysis | en_US |
dc.subject | subthreshold static random-access memory (SRAM) | en_US |
dc.title | Design and Iso-Area V-min Analysis of 9T Subthreshold SRAM With Bit-Interleaving Scheme in 65-nm CMOS | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS | en_US |
dc.citation.volume | 59 | en_US |
dc.citation.issue | 7 | en_US |
dc.citation.epage | 429 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000307841200009 | - |
dc.citation.woscount | 7 | - |
顯示於類別: | 期刊論文 |