標題: | A 1.7mW all digital phase-locked loop with new gain generator and low power DCO |
作者: | Chao, Tzu-Chiang Hwang, Wei 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2006 |
摘要: | In this paper, a new architecture and algorithm for all digital phase-locked loop (ADPLL) is proposed. By using the new search algorithm, it can accomplish phase lock process within 18 input clock cycles. By using the new architecture, we can combine the functions of the frequency comparator, phase detector and gain generator in one hard block. Also, a new digitally controlled oscillator (DCO) structure for low power, small area is presented and its frequency range is from 200 MHz to 750 MHz with a supply voltage 1.2v. The total power consumption of ADPLL is 1.7mW. This ADPLL has characteristics of fast frequency locking, small hard cost and lower power consumption. This ADPLL is designed and implemented by TSMC's 0.13um CMOS technology. |
URI: | http://hdl.handle.net/11536/17278 |
ISBN: | 978-0-7803-9389-9 |
ISSN: | 0271-4302 |
期刊: | 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS |
起始頁: | 4867 |
結束頁: | 4870 |
顯示於類別: | 會議論文 |